android_kernel_samsung_sm8650/drivers/interconnect/qcom/neo.c
Odelu Kukatla 7d4a6cb9fb interconnect: qcom: Add snapshot of interconnect provider driver for neo
Add interconnect providers for config_noc, dc_noc, gem_noc,
lpass_ag_noc, mc_virt_noc, mmss_noc, nsp_noc and system_noc. This is
interconnect provider driver snapshot from msm-5.10 branch
commit 11aa9ca0c2da ("interconnect: qcom: Add interconnect
stubs for Neo").

Change-Id: If8ed95f84dc70a7040c0dda28dd8adf3df3678cd
Signed-off-by: Odelu Kukatla <quic_okukatla@quicinc.com>
Signed-off-by: Chintan Kothari <quic_ckothari@quicinc.com>
2024-08-13 13:26:14 +05:30

2299 lines
51 KiB
C

// SPDX-License-Identifier: GPL-2.0-only
/*
* Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
*/
#include <dt-bindings/interconnect/qcom,neo.h>
#include <linux/device.h>
#include <linux/interconnect.h>
#include <linux/interconnect-provider.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/of_device.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/sort.h>
#include <linux/soc/qcom/smem.h>
#include "icc-rpmh.h"
#include "qnoc-qos.h"
#define MSM_ID_SMEM 137
enum {
VOTER_IDX_HLOS,
VOTER_IDX_DISP,
};
enum target_msm_id {
NEO_LE = 525,
NEO_LA_V1 = 554,
NEO_LA_V2 = 579,
};
static const struct regmap_config icc_regmap_config = {
.reg_bits = 32,
.reg_stride = 4,
.val_bits = 32,
};
static struct qcom_icc_node qup0_core_master = {
.name = "qup0_core_master",
.id = MASTER_QUP_CORE_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_QUP_CORE_0 },
};
static struct qcom_icc_node qup1_core_master = {
.name = "qup1_core_master",
.id = MASTER_QUP_CORE_1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_QUP_CORE_1 },
};
static struct qcom_icc_node qnm_gemnoc_cnoc = {
.name = "qnm_gemnoc_cnoc",
.id = MASTER_GEM_NOC_CNOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 43,
.links = { SLAVE_AHB2PHY_SOUTH, SLAVE_AOSS,
SLAVE_CAMERA_CFG, SLAVE_CLK_CTL,
SLAVE_CDSP_CFG, SLAVE_RBCPR_CX_CFG,
SLAVE_RBCPR_MMCX_CFG, SLAVE_RBCPR_MXA_CFG,
SLAVE_RBCPR_MXC_CFG, SLAVE_CPR_NSPCX,
SLAVE_CRYPTO_0_CFG, SLAVE_CX_RDPM,
SLAVE_DISPLAY_CFG, SLAVE_GFX3D_CFG,
SLAVE_IMEM_CFG, SLAVE_IPC_ROUTER_CFG,
SLAVE_LPASS, SLAVE_MX_RDPM,
SLAVE_PCIE_0_CFG, SLAVE_PCIE_1_CFG,
SLAVE_PDM, SLAVE_PIMEM_CFG,
SLAVE_PRNG, SLAVE_QDSS_CFG,
SLAVE_QSPI_0, SLAVE_QUP_0,
SLAVE_QUP_1, SLAVE_SDCC_1,
SLAVE_TCSR, SLAVE_TLMM,
SLAVE_TME_CFG, SLAVE_USB3_0,
SLAVE_VENUS_CFG, SLAVE_VSENSE_CTRL_CFG,
SLAVE_WLAN_Q6_CFG, SLAVE_DDRSS_CFG,
SLAVE_CNOC_MNOC_CFG, SLAVE_SNOC_CFG,
SLAVE_IMEM, SLAVE_PIMEM,
SLAVE_SERVICE_CNOC, SLAVE_QDSS_STM,
SLAVE_TCU },
};
static struct qcom_icc_node qnm_gemnoc_pcie = {
.name = "qnm_gemnoc_pcie",
.id = MASTER_GEM_NOC_PCIE_SNOC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 2,
.links = { SLAVE_PCIE_0, SLAVE_PCIE_1 },
};
static struct qcom_icc_node xm_qdss_dap = {
.name = "xm_qdss_dap",
.id = MASTER_QDSS_DAP,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 43,
.links = { SLAVE_AHB2PHY_SOUTH, SLAVE_AOSS,
SLAVE_CAMERA_CFG, SLAVE_CLK_CTL,
SLAVE_CDSP_CFG, SLAVE_RBCPR_CX_CFG,
SLAVE_RBCPR_MMCX_CFG, SLAVE_RBCPR_MXA_CFG,
SLAVE_RBCPR_MXC_CFG, SLAVE_CPR_NSPCX,
SLAVE_CRYPTO_0_CFG, SLAVE_CX_RDPM,
SLAVE_DISPLAY_CFG, SLAVE_GFX3D_CFG,
SLAVE_IMEM_CFG, SLAVE_IPC_ROUTER_CFG,
SLAVE_LPASS, SLAVE_MX_RDPM,
SLAVE_PCIE_0_CFG, SLAVE_PCIE_1_CFG,
SLAVE_PDM, SLAVE_PIMEM_CFG,
SLAVE_PRNG, SLAVE_QDSS_CFG,
SLAVE_QSPI_0, SLAVE_QUP_0,
SLAVE_QUP_1, SLAVE_SDCC_1,
SLAVE_TCSR, SLAVE_TLMM,
SLAVE_TME_CFG, SLAVE_USB3_0,
SLAVE_VENUS_CFG, SLAVE_VSENSE_CTRL_CFG,
SLAVE_WLAN_Q6_CFG, SLAVE_DDRSS_CFG,
SLAVE_CNOC_MNOC_CFG, SLAVE_SNOC_CFG,
SLAVE_IMEM, SLAVE_PIMEM,
SLAVE_SERVICE_CNOC, SLAVE_QDSS_STM,
SLAVE_TCU },
};
static struct qcom_icc_qosbox alm_gpu_tcu_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x9e000 },
.config = &(struct qos_config) {
.prio = 1,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node alm_gpu_tcu = {
.name = "alm_gpu_tcu",
.id = MASTER_GPU_TCU,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &alm_gpu_tcu_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox alm_sys_tcu_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x9f000 },
.config = &(struct qos_config) {
.prio = 6,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node alm_sys_tcu = {
.name = "alm_sys_tcu",
.id = MASTER_SYS_TCU,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &alm_sys_tcu_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_node chm_apps = {
.name = "chm_apps",
.id = MASTER_APPSS_PROC,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 3,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC,
SLAVE_MEM_NOC_PCIE_SNOC },
};
static struct qcom_icc_qosbox qnm_gpu_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0xe000, 0x4e000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qnm_gpu = {
.name = "qnm_gpu",
.id = MASTER_GFX3D,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_gpu_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_mnoc_hf_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0xf000, 0x4f000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_mnoc_hf = {
.name = "qnm_mnoc_hf",
.id = MASTER_MNOC_HF_MEM_NOC,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_mnoc_hf_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_mnoc_sf_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x9d000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_mnoc_sf = {
.name = "qnm_mnoc_sf",
.id = MASTER_MNOC_SF_MEM_NOC,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_mnoc_sf_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_nsp_gemnoc_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0x10000, 0x50000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qnm_nsp_gemnoc = {
.name = "qnm_nsp_gemnoc",
.id = MASTER_COMPUTE_NOC,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_nsp_gemnoc_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_pcie_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0xa2000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_pcie = {
.name = "qnm_pcie",
.id = MASTER_ANOC_PCIE_GEM_NOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_pcie_qos,
.num_links = 2,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_snoc_gc_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0xa0000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_snoc_gc = {
.name = "qnm_snoc_gc",
.id = MASTER_SNOC_GC_MEM_NOC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_snoc_gc_qos,
.num_links = 1,
.links = { SLAVE_LLCC },
};
static struct qcom_icc_qosbox qnm_snoc_sf_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0xa1000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_snoc_sf = {
.name = "qnm_snoc_sf",
.id = MASTER_SNOC_SF_MEM_NOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_snoc_sf_qos,
.num_links = 3,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC,
SLAVE_MEM_NOC_PCIE_SNOC },
};
static struct qcom_icc_node qxm_wlan_q6 = {
.name = "qxm_wlan_q6",
.id = MASTER_WLAN_Q6,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 3,
.links = { SLAVE_GEM_NOC_CNOC, SLAVE_LLCC,
SLAVE_MEM_NOC_PCIE_SNOC },
};
static struct qcom_icc_node qhm_config_noc = {
.name = "qhm_config_noc",
.id = MASTER_CNOC_LPASS_AG_NOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 6,
.links = { SLAVE_LPASS_CORE_CFG, SLAVE_LPASS_LPI_CFG,
SLAVE_LPASS_MPU_CFG, SLAVE_LPASS_TOP_CFG,
SLAVE_SERVICES_LPASS_AML_NOC, SLAVE_SERVICE_LPASS_AG_NOC },
};
static struct qcom_icc_node qxm_lpass_dsp = {
.name = "qxm_lpass_dsp",
.id = MASTER_LPASS_PROC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 4,
.links = { SLAVE_LPASS_TOP_CFG, SLAVE_LPASS_SNOC,
SLAVE_SERVICES_LPASS_AML_NOC, SLAVE_SERVICE_LPASS_AG_NOC },
};
static struct qcom_icc_node llcc_mc = {
.name = "llcc_mc",
.id = MASTER_LLCC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_EBI1 },
};
static struct qcom_icc_qosbox qnm_camnoc_hf_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1c000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_camnoc_hf = {
.name = "qnm_camnoc_hf",
.id = MASTER_CAMNOC_HF,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_camnoc_hf_qos,
.num_links = 1,
.links = { SLAVE_MNOC_HF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_camnoc_icp_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1c080 },
.config = &(struct qos_config) {
.prio = 4,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_camnoc_icp = {
.name = "qnm_camnoc_icp",
.id = MASTER_CAMNOC_ICP,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_camnoc_icp_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_camnoc_sf_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1c100 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_camnoc_sf = {
.name = "qnm_camnoc_sf",
.id = MASTER_CAMNOC_SF,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_camnoc_sf_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_lsr_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0x1f000, 0x1f080 },
.config = &(struct qos_config) {
.prio = 3,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_lsr = {
.name = "qnm_lsr",
.id = MASTER_LSR,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_lsr_qos,
.num_links = 1,
.links = { SLAVE_MNOC_HF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_mdp_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0x1d000, 0x1d080 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_mdp = {
.name = "qnm_mdp",
.id = MASTER_MDP,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_mdp_qos,
.num_links = 1,
.links = { SLAVE_MNOC_HF_MEM_NOC },
};
static struct qcom_icc_node qnm_mnoc_cfg = {
.name = "qnm_mnoc_cfg",
.id = MASTER_CNOC_MNOC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_SERVICE_MNOC },
};
static struct qcom_icc_qosbox qnm_video_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 2,
.offsets = { 0x1e000, 0x1e080 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_video = {
.name = "qnm_video",
.id = MASTER_VIDEO,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_video_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_video_cv_cpu_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1e100 },
.config = &(struct qos_config) {
.prio = 4,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_video_cv_cpu = {
.name = "qnm_video_cv_cpu",
.id = MASTER_VIDEO_CV_PROC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_video_cv_cpu_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_video_cvp_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1e180 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_video_cvp = {
.name = "qnm_video_cvp",
.id = MASTER_VIDEO_PROC,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_video_cvp_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_qosbox qnm_video_v_cpu_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1e200 },
.config = &(struct qos_config) {
.prio = 4,
.urg_fwd = 1,
},
};
static struct qcom_icc_node qnm_video_v_cpu = {
.name = "qnm_video_v_cpu",
.id = MASTER_VIDEO_V_PROC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_video_v_cpu_qos,
.num_links = 1,
.links = { SLAVE_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_node qhm_nsp_noc_config = {
.name = "qhm_nsp_noc_config",
.id = MASTER_CDSP_NOC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_SERVICE_NSP_NOC },
};
static struct qcom_icc_node qxm_nsp = {
.name = "qxm_nsp",
.id = MASTER_CDSP_PROC,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_CDSP_MEM_NOC },
};
static struct qcom_icc_qosbox xm_pcie3_0_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x9000 },
.config = &(struct qos_config) {
.prio = 3,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_pcie3_0 = {
.name = "xm_pcie3_0",
.id = MASTER_PCIE_0,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_pcie3_0_qos,
.num_links = 1,
.links = { SLAVE_ANOC_PCIE_GEM_NOC },
};
static struct qcom_icc_qosbox xm_pcie3_1_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0xa000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_pcie3_1 = {
.name = "xm_pcie3_1",
.id = MASTER_PCIE_1,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_pcie3_1_qos,
.num_links = 1,
.links = { SLAVE_ANOC_PCIE_GEM_NOC },
};
static struct qcom_icc_qosbox qhm_gic_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1d000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qhm_gic = {
.name = "qhm_gic",
.id = MASTER_GIC_AHB,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qhm_gic_qos,
.num_links = 1,
.links = { SLAVE_SNOC_GEM_NOC_SF },
};
static struct qcom_icc_qosbox qhm_qdss_bam_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x22000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qhm_qdss_bam = {
.name = "qhm_qdss_bam",
.id = MASTER_QDSS_BAM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qhm_qdss_bam_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox qhm_qspi_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x23000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qhm_qspi = {
.name = "qhm_qspi",
.id = MASTER_QSPI_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qhm_qspi_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox qhm_qup0_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x24000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qhm_qup0 = {
.name = "qhm_qup0",
.id = MASTER_QUP_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qhm_qup0_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox qhm_qup1_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x25000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qhm_qup1 = {
.name = "qhm_qup1",
.id = MASTER_QUP_1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qhm_qup1_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_node qnm_aggre2_noc = {
.name = "qnm_aggre2_noc",
.id = MASTER_A2NOC_SNOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_SNOC_GEM_NOC_SF },
};
static struct qcom_icc_qosbox qnm_cnoc_datapath_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x26000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qnm_cnoc_datapath = {
.name = "qnm_cnoc_datapath",
.id = MASTER_CNOC_DATAPATH,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_cnoc_datapath_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox qnm_lpass_noc_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1e000 },
.config = &(struct qos_config) {
.prio = 0,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qnm_lpass_noc = {
.name = "qnm_lpass_noc",
.id = MASTER_LPASS_ANOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qnm_lpass_noc_qos,
.num_links = 1,
.links = { SLAVE_SNOC_GEM_NOC_SF },
};
static struct qcom_icc_node qnm_snoc_cfg = {
.name = "qnm_snoc_cfg",
.id = MASTER_SNOC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_SERVICE_SNOC },
};
static struct qcom_icc_qosbox qxm_crypto_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x27000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qxm_crypto = {
.name = "qxm_crypto",
.id = MASTER_CRYPTO,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qxm_crypto_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox qxm_pimem_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1f000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node qxm_pimem = {
.name = "qxm_pimem",
.id = MASTER_PIMEM,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &qxm_pimem_qos,
.num_links = 1,
.links = { SLAVE_SNOC_GEM_NOC_GC },
};
static struct qcom_icc_qosbox xm_gic_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x21000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_gic = {
.name = "xm_gic",
.id = MASTER_GIC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_gic_qos,
.num_links = 1,
.links = { SLAVE_SNOC_GEM_NOC_GC },
};
static struct qcom_icc_qosbox xm_qdss_etr_0_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1b000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_qdss_etr_0 = {
.name = "xm_qdss_etr_0",
.id = MASTER_QDSS_ETR,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_qdss_etr_0_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox xm_qdss_etr_1_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x1c000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_qdss_etr_1 = {
.name = "xm_qdss_etr_1",
.id = MASTER_QDSS_ETR_1,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_qdss_etr_1_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox xm_sdc1_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x29000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_sdc1 = {
.name = "xm_sdc1",
.id = MASTER_SDCC_1,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_sdc1_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_qosbox xm_usb3_0_qos = {
.regs = icc_qnoc_qos_regs[ICC_QNOC_QOSGEN_TYPE_RPMH],
.num_ports = 1,
.offsets = { 0x28000 },
.config = &(struct qos_config) {
.prio = 2,
.urg_fwd = 0,
.prio_fwd_disable = 1,
},
};
static struct qcom_icc_node xm_usb3_0 = {
.name = "xm_usb3_0",
.id = MASTER_USB3_0,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.qosbox = &xm_usb3_0_qos,
.num_links = 1,
.links = { SLAVE_A2NOC_SNOC },
};
static struct qcom_icc_node qnm_mnoc_hf_disp = {
.name = "qnm_mnoc_hf_disp",
.id = MASTER_MNOC_HF_MEM_NOC_DISP,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_LLCC_DISP },
};
static struct qcom_icc_node qnm_pcie_disp = {
.name = "qnm_pcie_disp",
.id = MASTER_ANOC_PCIE_GEM_NOC_DISP,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_LLCC_DISP },
};
static struct qcom_icc_node llcc_mc_disp = {
.name = "llcc_mc_disp",
.id = MASTER_LLCC_DISP,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_EBI1_DISP },
};
static struct qcom_icc_node qnm_mdp_disp = {
.name = "qnm_mdp_disp",
.id = MASTER_MDP_DISP,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { SLAVE_MNOC_HF_MEM_NOC_DISP },
};
static struct qcom_icc_node qup0_core_slave = {
.name = "qup0_core_slave",
.id = SLAVE_QUP_CORE_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qup1_core_slave = {
.name = "qup1_core_slave",
.id = SLAVE_QUP_CORE_1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_ahb2phy0 = {
.name = "qhs_ahb2phy0",
.id = SLAVE_AHB2PHY_SOUTH,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_aoss = {
.name = "qhs_aoss",
.id = SLAVE_AOSS,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_camera_cfg = {
.name = "qhs_camera_cfg",
.id = SLAVE_CAMERA_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_clk_ctl = {
.name = "qhs_clk_ctl",
.id = SLAVE_CLK_CTL,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_compute_cfg = {
.name = "qhs_compute_cfg",
.id = SLAVE_CDSP_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_CDSP_NOC_CFG },
};
static struct qcom_icc_node qhs_cpr_cx = {
.name = "qhs_cpr_cx",
.id = SLAVE_RBCPR_CX_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_cpr_mmcx = {
.name = "qhs_cpr_mmcx",
.id = SLAVE_RBCPR_MMCX_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_cpr_mxa = {
.name = "qhs_cpr_mxa",
.id = SLAVE_RBCPR_MXA_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_cpr_mxc = {
.name = "qhs_cpr_mxc",
.id = SLAVE_RBCPR_MXC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_cpr_nspcx = {
.name = "qhs_cpr_nspcx",
.id = SLAVE_CPR_NSPCX,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_crypto0_cfg = {
.name = "qhs_crypto0_cfg",
.id = SLAVE_CRYPTO_0_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_cx_rdpm = {
.name = "qhs_cx_rdpm",
.id = SLAVE_CX_RDPM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_display_cfg = {
.name = "qhs_display_cfg",
.id = SLAVE_DISPLAY_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_gpuss_cfg = {
.name = "qhs_gpuss_cfg",
.id = SLAVE_GFX3D_CFG,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_imem_cfg = {
.name = "qhs_imem_cfg",
.id = SLAVE_IMEM_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_ipc_router = {
.name = "qhs_ipc_router",
.id = SLAVE_IPC_ROUTER_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_lpass_cfg = {
.name = "qhs_lpass_cfg",
.id = SLAVE_LPASS,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_CNOC_LPASS_AG_NOC },
};
static struct qcom_icc_node qhs_mx_rdpm = {
.name = "qhs_mx_rdpm",
.id = SLAVE_MX_RDPM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_pcie0_cfg = {
.name = "qhs_pcie0_cfg",
.id = SLAVE_PCIE_0_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_pcie1_cfg = {
.name = "qhs_pcie1_cfg",
.id = SLAVE_PCIE_1_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_pdm = {
.name = "qhs_pdm",
.id = SLAVE_PDM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_pimem_cfg = {
.name = "qhs_pimem_cfg",
.id = SLAVE_PIMEM_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_prng = {
.name = "qhs_prng",
.id = SLAVE_PRNG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_qdss_cfg = {
.name = "qhs_qdss_cfg",
.id = SLAVE_QDSS_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_qspi = {
.name = "qhs_qspi",
.id = SLAVE_QSPI_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_qup0 = {
.name = "qhs_qup0",
.id = SLAVE_QUP_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_qup1 = {
.name = "qhs_qup1",
.id = SLAVE_QUP_1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_sdc1 = {
.name = "qhs_sdc1",
.id = SLAVE_SDCC_1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_tcsr = {
.name = "qhs_tcsr",
.id = SLAVE_TCSR,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_tlmm = {
.name = "qhs_tlmm",
.id = SLAVE_TLMM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_tme_cfg = {
.name = "qhs_tme_cfg",
.id = SLAVE_TME_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_usb3_0 = {
.name = "qhs_usb3_0",
.id = SLAVE_USB3_0,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_venus_cfg = {
.name = "qhs_venus_cfg",
.id = SLAVE_VENUS_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_vsense_ctrl_cfg = {
.name = "qhs_vsense_ctrl_cfg",
.id = SLAVE_VSENSE_CTRL_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_wlan_q6 = {
.name = "qhs_wlan_q6",
.id = SLAVE_WLAN_Q6_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_ddrss_cfg = {
.name = "qns_ddrss_cfg",
.id = SLAVE_DDRSS_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_mnoc_cfg = {
.name = "qns_mnoc_cfg",
.id = SLAVE_CNOC_MNOC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_CNOC_MNOC_CFG },
};
static struct qcom_icc_node qns_snoc_cfg = {
.name = "qns_snoc_cfg",
.id = SLAVE_SNOC_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_SNOC_CFG },
};
static struct qcom_icc_node qxs_imem = {
.name = "qxs_imem",
.id = SLAVE_IMEM,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qxs_pimem = {
.name = "qxs_pimem",
.id = SLAVE_PIMEM,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node srvc_cnoc = {
.name = "srvc_cnoc",
.id = SLAVE_SERVICE_CNOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node xs_pcie_0 = {
.name = "xs_pcie_0",
.id = SLAVE_PCIE_0,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node xs_pcie_1 = {
.name = "xs_pcie_1",
.id = SLAVE_PCIE_1,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node xs_qdss_stm = {
.name = "xs_qdss_stm",
.id = SLAVE_QDSS_STM,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node xs_sys_tcu_cfg = {
.name = "xs_sys_tcu_cfg",
.id = SLAVE_TCU,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_gem_noc_cnoc = {
.name = "qns_gem_noc_cnoc",
.id = SLAVE_GEM_NOC_CNOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_GEM_NOC_CNOC },
};
static struct qcom_icc_node qns_llcc = {
.name = "qns_llcc",
.id = SLAVE_LLCC,
.channels = 2,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_LLCC },
};
static struct qcom_icc_node qns_pcie = {
.name = "qns_pcie",
.id = SLAVE_MEM_NOC_PCIE_SNOC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_GEM_NOC_PCIE_SNOC },
};
static struct qcom_icc_node qhs_lpass_core = {
.name = "qhs_lpass_core",
.id = SLAVE_LPASS_CORE_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_lpass_lpi = {
.name = "qhs_lpass_lpi",
.id = SLAVE_LPASS_LPI_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_lpass_mpu = {
.name = "qhs_lpass_mpu",
.id = SLAVE_LPASS_MPU_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qhs_lpass_top = {
.name = "qhs_lpass_top",
.id = SLAVE_LPASS_TOP_CFG,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_sysnoc = {
.name = "qns_sysnoc",
.id = SLAVE_LPASS_SNOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_LPASS_ANOC },
};
static struct qcom_icc_node srvc_niu_aml_noc = {
.name = "srvc_niu_aml_noc",
.id = SLAVE_SERVICES_LPASS_AML_NOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node srvc_niu_lpass_agnoc = {
.name = "srvc_niu_lpass_agnoc",
.id = SLAVE_SERVICE_LPASS_AG_NOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node ebi = {
.name = "ebi",
.id = SLAVE_EBI1,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_mem_noc_hf = {
.name = "qns_mem_noc_hf",
.id = SLAVE_MNOC_HF_MEM_NOC,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_MNOC_HF_MEM_NOC },
};
static struct qcom_icc_node qns_mem_noc_sf = {
.name = "qns_mem_noc_sf",
.id = SLAVE_MNOC_SF_MEM_NOC,
.channels = 1,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_MNOC_SF_MEM_NOC },
};
static struct qcom_icc_node srvc_mnoc = {
.name = "srvc_mnoc",
.id = SLAVE_SERVICE_MNOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_nsp_gemnoc = {
.name = "qns_nsp_gemnoc",
.id = SLAVE_CDSP_MEM_NOC,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_COMPUTE_NOC },
};
static struct qcom_icc_node service_nsp_noc = {
.name = "service_nsp_noc",
.id = SLAVE_SERVICE_NSP_NOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_pcie_mem_noc = {
.name = "qns_pcie_mem_noc",
.id = SLAVE_ANOC_PCIE_GEM_NOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_ANOC_PCIE_GEM_NOC },
};
static struct qcom_icc_node qns_a2noc_snoc = {
.name = "qns_a2noc_snoc",
.id = SLAVE_A2NOC_SNOC,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_A2NOC_SNOC },
};
static struct qcom_icc_node qns_gemnoc_gc = {
.name = "qns_gemnoc_gc",
.id = SLAVE_SNOC_GEM_NOC_GC,
.channels = 1,
.buswidth = 8,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_SNOC_GC_MEM_NOC },
};
static struct qcom_icc_node qns_gemnoc_sf = {
.name = "qns_gemnoc_sf",
.id = SLAVE_SNOC_GEM_NOC_SF,
.channels = 1,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_SNOC_SF_MEM_NOC },
};
static struct qcom_icc_node srvc_snoc = {
.name = "srvc_snoc",
.id = SLAVE_SERVICE_SNOC,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_llcc_disp = {
.name = "qns_llcc_disp",
.id = SLAVE_LLCC_DISP,
.channels = 2,
.buswidth = 16,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_LLCC_DISP },
};
static struct qcom_icc_node ebi_disp = {
.name = "ebi_disp",
.id = SLAVE_EBI1_DISP,
.channels = 1,
.buswidth = 4,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 0,
};
static struct qcom_icc_node qns_mem_noc_hf_disp = {
.name = "qns_mem_noc_hf_disp",
.id = SLAVE_MNOC_HF_MEM_NOC_DISP,
.channels = 2,
.buswidth = 32,
.noc_ops = &qcom_qnoc4_ops,
.num_links = 1,
.links = { MASTER_MNOC_HF_MEM_NOC_DISP },
};
static struct qcom_icc_bcm bcm_acv = {
.name = "ACV",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x8,
.perf_mode_mask = 0x2,
.num_nodes = 1,
.nodes = { &ebi },
};
static struct qcom_icc_bcm bcm_ce0 = {
.name = "CE0",
.voter_idx = VOTER_IDX_HLOS,
.num_nodes = 1,
.nodes = { &qxm_crypto },
};
static struct qcom_icc_bcm bcm_cn0 = {
.name = "CN0",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x1,
.keepalive = true,
.num_nodes = 48,
.nodes = { &qnm_gemnoc_cnoc, &qnm_gemnoc_pcie,
&xm_qdss_dap, &qhs_ahb2phy0,
&qhs_aoss, &qhs_camera_cfg,
&qhs_clk_ctl, &qhs_compute_cfg,
&qhs_cpr_cx, &qhs_cpr_mmcx,
&qhs_cpr_mxa, &qhs_cpr_mxc,
&qhs_cpr_nspcx, &qhs_crypto0_cfg,
&qhs_cx_rdpm, &qhs_display_cfg,
&qhs_gpuss_cfg, &qhs_imem_cfg,
&qhs_ipc_router, &qhs_lpass_cfg,
&qhs_mx_rdpm, &qhs_pcie0_cfg,
&qhs_pcie1_cfg, &qhs_pdm,
&qhs_pimem_cfg, &qhs_prng,
&qhs_qdss_cfg, &qhs_qspi,
&qhs_qup0, &qhs_qup1,
&qhs_sdc1, &qhs_tcsr,
&qhs_tlmm, &qhs_tme_cfg,
&qhs_usb3_0, &qhs_venus_cfg,
&qhs_vsense_ctrl_cfg, &qhs_wlan_q6,
&qns_ddrss_cfg, &qns_mnoc_cfg,
&qns_snoc_cfg, &qxs_imem,
&qxs_pimem, &srvc_cnoc,
&xs_pcie_0, &xs_pcie_1,
&xs_qdss_stm, &xs_sys_tcu_cfg },
};
static struct qcom_icc_bcm bcm_co0 = {
.name = "CO0",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x1,
.num_nodes = 2,
.nodes = { &qxm_nsp, &qns_nsp_gemnoc },
};
static struct qcom_icc_bcm bcm_mc0 = {
.name = "MC0",
.voter_idx = VOTER_IDX_HLOS,
.keepalive = true,
.num_nodes = 1,
.nodes = { &ebi },
};
static struct qcom_icc_bcm bcm_mm0 = {
.name = "MM0",
.voter_idx = VOTER_IDX_HLOS,
.keepalive_early = true,
.num_nodes = 1,
.nodes = { &qns_mem_noc_hf },
};
static struct qcom_icc_bcm bcm_mm1 = {
.name = "MM1",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x1,
.num_nodes = 11,
.nodes = { &qnm_camnoc_hf, &qnm_camnoc_icp,
&qnm_camnoc_sf, &qnm_lsr,
&qnm_mdp, &qnm_mnoc_cfg,
&qnm_video, &qnm_video_cv_cpu,
&qnm_video_cvp, &qnm_video_v_cpu,
&qns_mem_noc_sf },
};
static struct qcom_icc_bcm bcm_qup0 = {
.name = "QUP0",
.voter_idx = VOTER_IDX_HLOS,
.keepalive = true,
.vote_scale = 1,
.num_nodes = 1,
.nodes = { &qup0_core_slave },
};
static struct qcom_icc_bcm bcm_qup1 = {
.name = "QUP1",
.voter_idx = VOTER_IDX_HLOS,
.keepalive = true,
.vote_scale = 1,
.num_nodes = 1,
.nodes = { &qup1_core_slave },
};
static struct qcom_icc_bcm bcm_sh0 = {
.name = "SH0",
.voter_idx = VOTER_IDX_HLOS,
.keepalive = true,
.num_nodes = 1,
.nodes = { &qns_llcc },
};
static struct qcom_icc_bcm bcm_sh1 = {
.name = "SH1",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x1,
.num_nodes = 13,
.nodes = { &alm_gpu_tcu, &alm_sys_tcu,
&chm_apps, &qnm_gpu,
&qnm_mnoc_hf, &qnm_mnoc_sf,
&qnm_nsp_gemnoc, &qnm_pcie,
&qnm_snoc_gc, &qnm_snoc_sf,
&qxm_wlan_q6, &qns_gem_noc_cnoc,
&qns_pcie },
};
static struct qcom_icc_bcm bcm_sn0 = {
.name = "SN0",
.voter_idx = VOTER_IDX_HLOS,
.keepalive = true,
.num_nodes = 1,
.nodes = { &qns_gemnoc_sf },
};
static struct qcom_icc_bcm bcm_sn1 = {
.name = "SN1",
.voter_idx = VOTER_IDX_HLOS,
.enable_mask = 0x1,
.num_nodes = 4,
.nodes = { &qhm_gic, &qxm_pimem,
&xm_gic, &qns_gemnoc_gc },
};
static struct qcom_icc_bcm bcm_sn3 = {
.name = "SN3",
.voter_idx = VOTER_IDX_HLOS,
.num_nodes = 1,
.nodes = { &qnm_aggre2_noc },
};
static struct qcom_icc_bcm bcm_sn4 = {
.name = "SN4",
.voter_idx = VOTER_IDX_HLOS,
.num_nodes = 1,
.nodes = { &qnm_lpass_noc },
};
static struct qcom_icc_bcm bcm_sn7 = {
.name = "SN7",
.voter_idx = VOTER_IDX_HLOS,
.num_nodes = 1,
.nodes = { &qns_pcie_mem_noc },
};
static struct qcom_icc_bcm bcm_acv_disp = {
.name = "ACV",
.voter_idx = VOTER_IDX_DISP,
.enable_mask = 0x1,
.perf_mode_mask = 0x2,
.num_nodes = 1,
.nodes = { &ebi_disp },
};
static struct qcom_icc_bcm bcm_mc0_disp = {
.name = "MC0",
.voter_idx = VOTER_IDX_DISP,
.num_nodes = 1,
.nodes = { &ebi_disp },
};
static struct qcom_icc_bcm bcm_mm0_disp = {
.name = "MM0",
.voter_idx = VOTER_IDX_DISP,
.num_nodes = 1,
.nodes = { &qns_mem_noc_hf_disp },
};
static struct qcom_icc_bcm bcm_mm1_disp = {
.name = "MM1",
.voter_idx = VOTER_IDX_DISP,
.enable_mask = 0x1,
.num_nodes = 1,
.nodes = { &qnm_mdp_disp },
};
static struct qcom_icc_bcm bcm_sh0_disp = {
.name = "SH0",
.voter_idx = VOTER_IDX_DISP,
.num_nodes = 1,
.nodes = { &qns_llcc_disp },
};
static struct qcom_icc_bcm bcm_sh1_disp = {
.name = "SH1",
.voter_idx = VOTER_IDX_DISP,
.enable_mask = 0x1,
.num_nodes = 2,
.nodes = { &qnm_mnoc_hf_disp, &qnm_pcie_disp },
};
static struct qcom_icc_bcm *clk_virt_bcms[] = {
&bcm_qup0,
&bcm_qup1,
};
static struct qcom_icc_node *clk_virt_nodes[] = {
[MASTER_QUP_CORE_0] = &qup0_core_master,
[MASTER_QUP_CORE_1] = &qup1_core_master,
[SLAVE_QUP_CORE_0] = &qup0_core_slave,
[SLAVE_QUP_CORE_1] = &qup1_core_slave,
};
static char *clk_virt_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
};
static struct qcom_icc_desc neo_clk_virt = {
.config = &icc_regmap_config,
.nodes = clk_virt_nodes,
.num_nodes = ARRAY_SIZE(clk_virt_nodes),
.bcms = clk_virt_bcms,
.num_bcms = ARRAY_SIZE(clk_virt_bcms),
.voters = clk_virt_voters,
.num_voters = ARRAY_SIZE(clk_virt_voters),
};
static struct qcom_icc_bcm *config_noc_bcms[] = {
&bcm_cn0,
};
static struct qcom_icc_node *config_noc_nodes[] = {
[MASTER_GEM_NOC_CNOC] = &qnm_gemnoc_cnoc,
[MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie,
[MASTER_QDSS_DAP] = &xm_qdss_dap,
[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
[SLAVE_AOSS] = &qhs_aoss,
[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
[SLAVE_CLK_CTL] = &qhs_clk_ctl,
[SLAVE_CDSP_CFG] = &qhs_compute_cfg,
[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
[SLAVE_RBCPR_MMCX_CFG] = &qhs_cpr_mmcx,
[SLAVE_RBCPR_MXA_CFG] = &qhs_cpr_mxa,
[SLAVE_RBCPR_MXC_CFG] = &qhs_cpr_mxc,
[SLAVE_CPR_NSPCX] = &qhs_cpr_nspcx,
[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
[SLAVE_CX_RDPM] = &qhs_cx_rdpm,
[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
[SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
[SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router,
[SLAVE_LPASS] = &qhs_lpass_cfg,
[SLAVE_MX_RDPM] = &qhs_mx_rdpm,
[SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg,
[SLAVE_PCIE_1_CFG] = &qhs_pcie1_cfg,
[SLAVE_PDM] = &qhs_pdm,
[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
[SLAVE_PRNG] = &qhs_prng,
[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
[SLAVE_QSPI_0] = &qhs_qspi,
[SLAVE_QUP_0] = &qhs_qup0,
[SLAVE_QUP_1] = &qhs_qup1,
[SLAVE_SDCC_1] = &qhs_sdc1,
[SLAVE_TCSR] = &qhs_tcsr,
[SLAVE_TLMM] = &qhs_tlmm,
[SLAVE_TME_CFG] = &qhs_tme_cfg,
[SLAVE_USB3_0] = &qhs_usb3_0,
[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
[SLAVE_WLAN_Q6_CFG] = &qhs_wlan_q6,
[SLAVE_DDRSS_CFG] = &qns_ddrss_cfg,
[SLAVE_CNOC_MNOC_CFG] = &qns_mnoc_cfg,
[SLAVE_SNOC_CFG] = &qns_snoc_cfg,
[SLAVE_IMEM] = &qxs_imem,
[SLAVE_PIMEM] = &qxs_pimem,
[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
[SLAVE_PCIE_0] = &xs_pcie_0,
[SLAVE_PCIE_1] = &xs_pcie_1,
[SLAVE_QDSS_STM] = &xs_qdss_stm,
[SLAVE_TCU] = &xs_sys_tcu_cfg,
};
static char *config_noc_voters[] = {
"hlos",
};
static struct qcom_icc_desc neo_config_noc = {
.config = &icc_regmap_config,
.nodes = config_noc_nodes,
.num_nodes = ARRAY_SIZE(config_noc_nodes),
.bcms = config_noc_bcms,
.num_bcms = ARRAY_SIZE(config_noc_bcms),
.voters = config_noc_voters,
.num_voters = ARRAY_SIZE(config_noc_voters),
};
static struct qcom_icc_bcm *gem_noc_bcms[] = {
&bcm_sh0,
&bcm_sh1,
&bcm_sh0_disp,
&bcm_sh1_disp,
};
static struct qcom_icc_node *gem_noc_nodes[] = {
[MASTER_GPU_TCU] = &alm_gpu_tcu,
[MASTER_SYS_TCU] = &alm_sys_tcu,
[MASTER_APPSS_PROC] = &chm_apps,
[MASTER_GFX3D] = &qnm_gpu,
[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
[MASTER_COMPUTE_NOC] = &qnm_nsp_gemnoc,
[MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie,
[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
[MASTER_WLAN_Q6] = &qxm_wlan_q6,
[SLAVE_GEM_NOC_CNOC] = &qns_gem_noc_cnoc,
[SLAVE_LLCC] = &qns_llcc,
[SLAVE_MEM_NOC_PCIE_SNOC] = &qns_pcie,
[MASTER_MNOC_HF_MEM_NOC_DISP] = &qnm_mnoc_hf_disp,
[MASTER_ANOC_PCIE_GEM_NOC_DISP] = &qnm_pcie_disp,
[SLAVE_LLCC_DISP] = &qns_llcc_disp,
};
static char *gem_noc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
[VOTER_IDX_DISP] = "disp",
};
static struct qcom_icc_desc neo_gem_noc = {
.config = &icc_regmap_config,
.nodes = gem_noc_nodes,
.num_nodes = ARRAY_SIZE(gem_noc_nodes),
.bcms = gem_noc_bcms,
.num_bcms = ARRAY_SIZE(gem_noc_bcms),
.voters = gem_noc_voters,
.num_voters = ARRAY_SIZE(gem_noc_voters),
};
static struct qcom_icc_bcm *lpass_ag_noc_bcms[] = {
};
static struct qcom_icc_node *lpass_ag_noc_nodes[] = {
[MASTER_CNOC_LPASS_AG_NOC] = &qhm_config_noc,
[MASTER_LPASS_PROC] = &qxm_lpass_dsp,
[SLAVE_LPASS_CORE_CFG] = &qhs_lpass_core,
[SLAVE_LPASS_LPI_CFG] = &qhs_lpass_lpi,
[SLAVE_LPASS_MPU_CFG] = &qhs_lpass_mpu,
[SLAVE_LPASS_TOP_CFG] = &qhs_lpass_top,
[SLAVE_LPASS_SNOC] = &qns_sysnoc,
[SLAVE_SERVICES_LPASS_AML_NOC] = &srvc_niu_aml_noc,
[SLAVE_SERVICE_LPASS_AG_NOC] = &srvc_niu_lpass_agnoc,
};
static char *lpass_ag_noc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
};
static struct qcom_icc_desc neo_lpass_ag_noc = {
.config = &icc_regmap_config,
.nodes = lpass_ag_noc_nodes,
.num_nodes = ARRAY_SIZE(lpass_ag_noc_nodes),
.bcms = lpass_ag_noc_bcms,
.num_bcms = ARRAY_SIZE(lpass_ag_noc_bcms),
.voters = lpass_ag_noc_voters,
.num_voters = ARRAY_SIZE(lpass_ag_noc_voters),
};
static struct qcom_icc_bcm *mc_virt_bcms[] = {
&bcm_acv,
&bcm_mc0,
&bcm_acv_disp,
&bcm_mc0_disp,
};
static struct qcom_icc_node *mc_virt_nodes[] = {
[MASTER_LLCC] = &llcc_mc,
[SLAVE_EBI1] = &ebi,
[MASTER_LLCC_DISP] = &llcc_mc_disp,
[SLAVE_EBI1_DISP] = &ebi_disp,
};
static char *mc_virt_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
[VOTER_IDX_DISP] = "disp",
};
static struct qcom_icc_desc neo_mc_virt = {
.config = &icc_regmap_config,
.nodes = mc_virt_nodes,
.num_nodes = ARRAY_SIZE(mc_virt_nodes),
.bcms = mc_virt_bcms,
.num_bcms = ARRAY_SIZE(mc_virt_bcms),
.voters = mc_virt_voters,
.num_voters = ARRAY_SIZE(mc_virt_voters),
};
static struct qcom_icc_bcm *mmss_noc_bcms[] = {
&bcm_mm0,
&bcm_mm1,
&bcm_mm0_disp,
&bcm_mm1_disp,
};
static struct qcom_icc_node *mmss_noc_nodes[] = {
[MASTER_CAMNOC_HF] = &qnm_camnoc_hf,
[MASTER_CAMNOC_ICP] = &qnm_camnoc_icp,
[MASTER_CAMNOC_SF] = &qnm_camnoc_sf,
[MASTER_LSR] = &qnm_lsr,
[MASTER_MDP] = &qnm_mdp,
[MASTER_CNOC_MNOC_CFG] = &qnm_mnoc_cfg,
[MASTER_VIDEO] = &qnm_video,
[MASTER_VIDEO_CV_PROC] = &qnm_video_cv_cpu,
[MASTER_VIDEO_PROC] = &qnm_video_cvp,
[MASTER_VIDEO_V_PROC] = &qnm_video_v_cpu,
[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
[SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
[MASTER_MDP_DISP] = &qnm_mdp_disp,
[SLAVE_MNOC_HF_MEM_NOC_DISP] = &qns_mem_noc_hf_disp,
};
static char *mmss_noc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
[VOTER_IDX_DISP] = "disp",
};
static struct qcom_icc_desc neo_mmss_noc = {
.config = &icc_regmap_config,
.nodes = mmss_noc_nodes,
.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
.bcms = mmss_noc_bcms,
.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
.voters = mmss_noc_voters,
.num_voters = ARRAY_SIZE(mmss_noc_voters),
};
static struct qcom_icc_bcm *nsp_noc_bcms[] = {
&bcm_co0,
};
static struct qcom_icc_node *nsp_noc_nodes[] = {
[MASTER_CDSP_NOC_CFG] = &qhm_nsp_noc_config,
[MASTER_CDSP_PROC] = &qxm_nsp,
[SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc,
[SLAVE_SERVICE_NSP_NOC] = &service_nsp_noc,
};
static char *nsp_noc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
};
static struct qcom_icc_desc neo_nsp_noc = {
.config = &icc_regmap_config,
.nodes = nsp_noc_nodes,
.num_nodes = ARRAY_SIZE(nsp_noc_nodes),
.bcms = nsp_noc_bcms,
.num_bcms = ARRAY_SIZE(nsp_noc_bcms),
.voters = nsp_noc_voters,
.num_voters = ARRAY_SIZE(nsp_noc_voters),
};
static struct qcom_icc_bcm *pcie_anoc_bcms[] = {
&bcm_sn7,
};
static struct qcom_icc_node *pcie_anoc_nodes[] = {
[MASTER_PCIE_0] = &xm_pcie3_0,
[MASTER_PCIE_1] = &xm_pcie3_1,
[SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc,
};
static char *pcie_anoc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
};
static struct qcom_icc_desc neo_pcie_anoc = {
.config = &icc_regmap_config,
.nodes = pcie_anoc_nodes,
.num_nodes = ARRAY_SIZE(pcie_anoc_nodes),
.bcms = pcie_anoc_bcms,
.num_bcms = ARRAY_SIZE(pcie_anoc_bcms),
.voters = pcie_anoc_voters,
.num_voters = ARRAY_SIZE(pcie_anoc_voters),
};
static struct qcom_icc_bcm *system_noc_bcms[] = {
&bcm_ce0,
&bcm_sn0,
&bcm_sn1,
&bcm_sn3,
&bcm_sn4,
};
static struct qcom_icc_node *system_noc_nodes[] = {
[MASTER_GIC_AHB] = &qhm_gic,
[MASTER_QDSS_BAM] = &qhm_qdss_bam,
[MASTER_QSPI_0] = &qhm_qspi,
[MASTER_QUP_0] = &qhm_qup0,
[MASTER_QUP_1] = &qhm_qup1,
[MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
[MASTER_CNOC_DATAPATH] = &qnm_cnoc_datapath,
[MASTER_LPASS_ANOC] = &qnm_lpass_noc,
[MASTER_SNOC_CFG] = &qnm_snoc_cfg,
[MASTER_CRYPTO] = &qxm_crypto,
[MASTER_PIMEM] = &qxm_pimem,
[MASTER_GIC] = &xm_gic,
[MASTER_QDSS_ETR] = &xm_qdss_etr_0,
[MASTER_QDSS_ETR_1] = &xm_qdss_etr_1,
[MASTER_SDCC_1] = &xm_sdc1,
[MASTER_USB3_0] = &xm_usb3_0,
[SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
[SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
[SLAVE_SERVICE_SNOC] = &srvc_snoc,
};
static char *system_noc_voters[] = {
[VOTER_IDX_HLOS] = "hlos",
};
static struct qcom_icc_desc neo_system_noc = {
.config = &icc_regmap_config,
.nodes = system_noc_nodes,
.num_nodes = ARRAY_SIZE(system_noc_nodes),
.bcms = system_noc_bcms,
.num_bcms = ARRAY_SIZE(system_noc_bcms),
.voters = system_noc_voters,
.num_voters = ARRAY_SIZE(system_noc_voters),
};
static int qnoc_probe(struct platform_device *pdev)
{
const char *compat = NULL;
int compatlen = 0;
u32 *msm_id;
size_t len;
int ret;
msm_id = qcom_smem_get(QCOM_SMEM_HOST_ANY, MSM_ID_SMEM, &len);
if (IS_ERR(msm_id))
return PTR_ERR(msm_id);
compat = of_get_property(pdev->dev.of_node, "compatible", &compatlen);
if (!compat || (compatlen <= 0))
return -EINVAL;
if ((enum target_msm_id) *(++msm_id) == NEO_LA_V1) {
if (!strcmp(compat, "qcom,neo-gem_noc")) {
bcm_sh0_disp.voter_idx = VOTER_IDX_HLOS;
bcm_sh1_disp.voter_idx = VOTER_IDX_HLOS;
gem_noc_nodes[MASTER_MNOC_HF_MEM_NOC_DISP] = NULL;
gem_noc_nodes[MASTER_ANOC_PCIE_GEM_NOC_DISP] = NULL;
gem_noc_nodes[SLAVE_LLCC_DISP] = NULL;
neo_gem_noc.num_voters = 1;
neo_gem_noc.num_bcms = 2;
} else if (!strcmp(compat, "qcom,neo-mc_virt")) {
bcm_acv_disp.voter_idx = VOTER_IDX_HLOS;
bcm_mc0_disp.voter_idx = VOTER_IDX_HLOS;
mc_virt_nodes[SLAVE_EBI1_DISP] = NULL;
mc_virt_nodes[MASTER_LLCC_DISP] = NULL;
neo_mc_virt.num_voters = 1;
neo_mc_virt.num_bcms = 2;
} else if (!strcmp(compat, "qcom,neo-mmss_noc")) {
bcm_mm0_disp.voter_idx = VOTER_IDX_HLOS;
bcm_mm1_disp.voter_idx = VOTER_IDX_HLOS;
mmss_noc_nodes[MASTER_MDP_DISP] = NULL;
mmss_noc_nodes[SLAVE_MNOC_HF_MEM_NOC_DISP] = NULL;
neo_mmss_noc.num_voters = 1;
neo_mmss_noc.num_bcms = 2;
}
}
ret = qcom_icc_rpmh_probe(pdev);
if (ret)
dev_err(&pdev->dev, "failed to register ICC provider\n");
else
dev_info(&pdev->dev, "Registered NEO ICC\n");
return ret;
}
static const struct of_device_id qnoc_of_match[] = {
{ .compatible = "qcom,neo-clk_virt",
.data = &neo_clk_virt},
{ .compatible = "qcom,neo-config_noc",
.data = &neo_config_noc},
{ .compatible = "qcom,neo-gem_noc",
.data = &neo_gem_noc},
{ .compatible = "qcom,neo-lpass_ag_noc",
.data = &neo_lpass_ag_noc},
{ .compatible = "qcom,neo-mc_virt",
.data = &neo_mc_virt},
{ .compatible = "qcom,neo-mmss_noc",
.data = &neo_mmss_noc},
{ .compatible = "qcom,neo-nsp_noc",
.data = &neo_nsp_noc},
{ .compatible = "qcom,neo-pcie_anoc",
.data = &neo_pcie_anoc},
{ .compatible = "qcom,neo-system_noc",
.data = &neo_system_noc},
{ }
};
MODULE_DEVICE_TABLE(of, qnoc_of_match);
static struct platform_driver qnoc_driver = {
.probe = qnoc_probe,
.remove = qcom_icc_rpmh_remove,
.driver = {
.name = "qnoc-neo",
.of_match_table = qnoc_of_match,
.sync_state = qcom_icc_rpmh_sync_state,
},
};
static int __init qnoc_driver_init(void)
{
return platform_driver_register(&qnoc_driver);
}
core_initcall(qnoc_driver_init);
MODULE_DESCRIPTION("Neo NoC driver");
MODULE_LICENSE("GPL");